mirror of
https://github.com/Evolution-X-Devices/kernel_xiaomi_sm8450-devicetrees
synced 2026-02-01 08:51:30 +00:00
Disable eMMC for shima so that the bus speed mode changes can be made in the main shima.dtsi file without breaking the shima RUMI as eMMC is not needed for shima RUMI. Change-Id: Ie94f812a025547981b1b31ae745f8ed292bcc660
187 lines
3.3 KiB
Plaintext
187 lines
3.3 KiB
Plaintext
#include <dt-bindings/clock/qcom,gcc-shima.h>
|
|
#include <dt-bindings/gpio/gpio.h>
|
|
&soc {
|
|
timer {
|
|
clock-frequency = <5000000>;
|
|
};
|
|
|
|
timer@17c20000 {
|
|
clock-frequency = <5000000>;
|
|
};
|
|
|
|
wdog: qcom,wdt@17c10000 {
|
|
status = "disabled";
|
|
};
|
|
|
|
usb_emu_phy_0: usb_emu_phy@a720000 {
|
|
compatible = "qcom,usb-emu-phy";
|
|
reg = <0x0a720000 0x9500>;
|
|
|
|
qcom,emu-init-seq = <0xffff 0x4
|
|
0xfff0 0x4
|
|
0x100000 0x20
|
|
0x0 0x20
|
|
0x101f0 0x20
|
|
0x100000 0x3c
|
|
0x0 0x3c
|
|
0x10060 0x3c
|
|
0x0 0x4>;
|
|
};
|
|
|
|
bi_tcxo: bi_tcxo {
|
|
compatible = "fixed-factor-clock";
|
|
clock-mult = <1>;
|
|
clock-div = <2>;
|
|
clocks = <&xo_board>;
|
|
#clock-cells = <0>;
|
|
};
|
|
|
|
bi_tcxo_ao: bi_tcxo_ao {
|
|
compatible = "fixed-factor-clock";
|
|
clock-mult = <1>;
|
|
clock-div = <2>;
|
|
clocks = <&xo_board>;
|
|
#clock-cells = <0>;
|
|
};
|
|
};
|
|
|
|
&usb2_phy0 {
|
|
status = "disabled";
|
|
};
|
|
|
|
&usb_qmp_dp_phy {
|
|
status = "disabled";
|
|
};
|
|
|
|
&usb0 {
|
|
/delete-property/ extcon;
|
|
dwc3@a600000 {
|
|
usb-phy = <&usb_emu_phy_0>, <&usb_nop_phy>;
|
|
maximum-speed = "high-speed";
|
|
dr_mode = "peripheral";
|
|
};
|
|
};
|
|
|
|
&rpmhcc {
|
|
compatible = "qcom,dummycc";
|
|
clock-output-names = "rpmhcc_clocks";
|
|
};
|
|
|
|
|
|
&ufsphy_mem {
|
|
compatible = "qcom,ufs-phy-qrbtc-sdm845";
|
|
|
|
vdda-phy-supply = <&L10C>;
|
|
vdda-pll-supply = <&L6B>;
|
|
vdda-phy-max-microamp = <97100>;
|
|
vdda-pll-max-microamp = <18400>;
|
|
|
|
status = "ok";
|
|
};
|
|
|
|
&ufshc_mem {
|
|
limit-tx-hs-gear = <1>;
|
|
limit-rx-hs-gear = <1>;
|
|
|
|
vdd-hba-supply = <&gcc_ufs_phy_gdsc>;
|
|
vdd-hba-fixed-regulator;
|
|
|
|
vcc-supply = <&L7B>;
|
|
vcc-max-microamp = <800000>;
|
|
|
|
vccq-supply = <&L9B>;
|
|
vccq-max-microamp = <900000>;
|
|
|
|
vccq2-supply = <&S10B>;
|
|
vccq2-max-microamp = <800000>;
|
|
|
|
qcom,vddp-ref-clk-supply = <&L9B>;
|
|
qcom,vddp-ref-clk-max-microamp = <100>;
|
|
|
|
qcom,disable-lpm;
|
|
rpm-level = <0>;
|
|
spm-level = <0>;
|
|
|
|
status = "ok";
|
|
};
|
|
|
|
&sdhc_1 {
|
|
status = "disabled";
|
|
|
|
pinctrl-names = "default", "sleep";
|
|
pinctrl-0 = <&sdc1_on>;
|
|
pinctrl-1 = <&sdc1_off>;
|
|
|
|
vdd-supply = <&pm8350_l7>;
|
|
qcom,vdd-voltage-level = <2960000 2960000>;
|
|
qcom,vdd-current-level = <0 570000>;
|
|
|
|
vdd-io-supply = <&pm8350_s10>;
|
|
qcom,vdd-io-always-on;
|
|
qcom,vdd-io-lpm-sup;
|
|
qcom,vdd-io-voltage-level = <1800000 1800000>;
|
|
qcom,vdd-io-current-level = <0 325000>;
|
|
|
|
cap-mmc-highspeed;
|
|
};
|
|
|
|
&sdhc_2 {
|
|
status = "ok";
|
|
|
|
pinctrl-names = "default", "sleep";
|
|
pinctrl-0 = <&sdc2_on>;
|
|
pinctrl-1 = <&sdc2_off>;
|
|
|
|
vdd-supply = <&pm8350c_l9>;
|
|
qcom,vdd-voltage-level = <2960000 2960000>;
|
|
qcom,vdd-current-level = <0 800000>;
|
|
|
|
vdd-io-supply = <&pm8350c_l6>;
|
|
qcom,vdd-io-voltage-level = <2960000 2960000>;
|
|
qcom,vdd-io-current-level = <0 22000>;
|
|
|
|
cap-sd-highspeed;
|
|
|
|
cd-gpios = <&tlmm 92 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
/* Debug UART console */
|
|
&qupv3_se13_2uart {
|
|
qcom,rumi_platform;
|
|
};
|
|
|
|
&gcc {
|
|
clocks = <&bi_tcxo>, <&bi_tcxo_ao>, <&sleep_clk>;
|
|
};
|
|
|
|
&aopcc {
|
|
compatible = "qcom,dummycc";
|
|
clock-output-names = "qdss_clocks";
|
|
};
|
|
|
|
&cpufreq_hw {
|
|
clocks = <&bi_tcxo>, <&gcc GCC_GPLL0>;
|
|
};
|
|
|
|
&camcc {
|
|
clocks = <&bi_tcxo>, <&bi_tcxo_ao>, <&sleep_clk>, <&gcc GCC_CAMERA_AHB_CLK>;
|
|
};
|
|
|
|
&debugcc {
|
|
clocks = <&bi_tcxo>;
|
|
};
|
|
|
|
&videocc {
|
|
clocks = <&bi_tcxo>, <&bi_tcxo_ao>, <&sleep_clk>, <&gcc GCC_VIDEO_AHB_CLK>;
|
|
};
|
|
|
|
&gpucc {
|
|
clocks = <&bi_tcxo>, <&gcc GCC_GPU_GPLL0_CLK_SRC>,
|
|
<&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>, <&gcc GCC_GPU_CFG_AHB_CLK>;
|
|
};
|
|
|
|
&dispcc {
|
|
clocks = <&bi_tcxo>, <&bi_tcxo_ao>,
|
|
<&gcc GCC_DISP_GPLL0_CLK_SRC>, <&sleep_clk>, <&gcc GCC_DISP_AHB_CLK>;
|
|
};
|