mirror of
https://github.com/Evolution-X-Devices/kernel_xiaomi_sm8450-devicetrees
synced 2026-02-01 04:59:05 +00:00
Add devicetree bindings snapshot to the devicetree project.
This snapshot is taken as of the
'commit 5fba1b18cfc72e264e5f3ce49020ed322aa6ac9f ("Merge 5.6-rc3
into android-mainline")' of the kernel project.
Change-Id: Ia087ab2b7d4a2616ea446a69683a8b5b821d0448
29 lines
972 B
Plaintext
29 lines
972 B
Plaintext
NVIDIA Tegra30 timer
|
|
|
|
The Tegra30 timer provides ten 29-bit timer channels, a single 32-bit free
|
|
running counter, and 5 watchdog modules. The first two channels may also
|
|
trigger a legacy watchdog reset.
|
|
|
|
Required properties:
|
|
|
|
- compatible : For Tegra30, must contain "nvidia,tegra30-timer". Otherwise,
|
|
must contain '"nvidia,<chip>-timer", "nvidia,tegra30-timer"' where
|
|
<chip> is tegra124 or tegra132.
|
|
- reg : Specifies base physical address and size of the registers.
|
|
- interrupts : A list of 6 interrupts; one per each of timer channels 1
|
|
through 5, and one for the shared interrupt for the remaining channels.
|
|
- clocks : Must contain one entry, for the module clock.
|
|
See ../clocks/clock-bindings.txt for details.
|
|
|
|
timer {
|
|
compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
|
|
reg = <0x60005000 0x400>;
|
|
interrupts = <0 0 0x04
|
|
0 1 0x04
|
|
0 41 0x04
|
|
0 42 0x04
|
|
0 121 0x04
|
|
0 122 0x04>;
|
|
clocks = <&tegra_car 214>;
|
|
};
|